# Digital Logic Design (EL-1005) LABORATORY MANUAL Spring-2022



# LAB 06 Adder and Subtractor

| STUDENT NAME | ROLL NO  | SEC              |
|--------------|----------|------------------|
|              | INSTRUC  | TOR SIGNATURE& D |
|              |          |                  |
|              | MARKS AW | ARDED:           |

# Lab Session 06: Adder and Subtractor

#### **OBJECTIVES:**

After completing this lab, you would be able to know

- Distinguish between Half Adder and Full Adder, their functions and logic diagrams
- > Define some useful terminologies like
- > CARRY, SUM, Difference and Borrow

#### **APPARATUS:**

• Logic Trainer

#### **COMPONENTS:**

ICs 74LS02, 74LS00, ICs 74LS02, 74LS00, 74LS08, 74LS32, 74LS04, Logic Works **Introduction:** 

#### Theory:

In electronics, an adder or summer is a digital circuit that performs addition of numbers.

For single bit adders, there are two general types:

- ✓ Half Adder
- ✓ Full Adder

#### 1. Half Adder

A half adder is a logic circuit which performs addition of two binary one-bit inputs and has two binary outputs as a result. The outputs are designated as **Sum** (**S**) and **Carry** (**C**).

#### **Circuit Diagram**



| λ |       | _                    |
|---|-------|----------------------|
| į | Half  | $i - S = A \oplus B$ |
|   | Adder |                      |
|   |       | $1 C = A \cdot B$    |
| B |       | _                    |

#### **Truth Table:**

| A | В | Sum | Carry |
|---|---|-----|-------|
| 0 | 0 | 0   | 0     |
| 0 | 1 | 1   | 0     |
| 1 | 0 | 1   | 0     |
| 1 | 1 | 0   | 1     |

#### 2. Full Adder:

The downfall of half adders is that while they can generate a carry out output, they cannot deal with a carry in signal. This means that they can only ever be stand-alone units, and catted to add multiple bit numbers.

A full adder solves this problem by adding three numbers together - the two addends as in the half adder, and a carry in input. The outputs of the full adder are designated as Sum (S) and Carry out  $(C_{out})$ . A block diagram of Full Adder implementation is as follows:



#### **Truth Table:**

| Inputs |   | Outputs |   |      |
|--------|---|---------|---|------|
| A      | В | Cin     | S | Cout |
|        |   |         |   |      |
|        |   |         |   |      |
|        |   |         |   |      |
|        |   |         |   |      |
|        |   |         |   |      |
|        |   |         |   |      |
|        |   |         |   |      |
|        |   |         |   |      |

#### 3. Half Subtractor

A half subtractor circuit performs the subtraction of two binary inputs and has two binary outputs as a result. The outputs of the half subtractor are designated as Difference (D) and Borrow (B). The difference and borrow are the binary difference and borrow and has either '0' or '1' logic.

### **Circuit Diagram:**



#### **Truth Table:**

| A | В | Difference | Borrow |
|---|---|------------|--------|
| 0 | 0 | 0          | 0      |
| 0 | 1 | 1          | 1      |
| 1 | 0 | 1          | 0      |
| 1 | 1 | 0          | 0      |

#### 4. Full Subtractor

Full subtractor is a logic circuit that performs binary subtraction of two 2-bit numbers. It generates two output namely "Difference" and "Borrow".

#### **CIRCUIT DIAGRAM**





## TRUTH TABLE

| Minuend<br>(A) | Subtrahend<br>(B) | Borrow<br>In (Bin) | Difference<br>(D) | Borrow<br>Out (B <sub>0</sub> ) |
|----------------|-------------------|--------------------|-------------------|---------------------------------|
| 0              | 0                 | 0                  | 0                 | 0                               |
| 0              | 0                 | 1                  | 1                 | 1                               |
| 0              | 1                 | 0                  | 1                 | 1                               |
| 0              | 1                 | 1                  | 0                 | 1                               |
| 1              | 0                 | 0                  | 1                 | 0                               |
| 1              | 0                 | 1                  | 0                 | 0                               |
| 1              | 1                 | 0                  | 0                 | 0                               |
| 1              | 1                 | 1                  | 1                 | 1                               |

# **BOOLEAN EXPRESSIONS**

$$D = A'B'Bin + AB'Bin' + A'BBin' + ABBin = A \oplus B \oplus B_{in}$$
  
 $Bout = A'Bin + A'B + BBin$ 

| Exercise # 1          | (Home Ta                                                                 |
|-----------------------|--------------------------------------------------------------------------|
| Use K-Map to find exp | pression for Carry and Sum for Full Adder. Use Truth Table Given in manu |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
|                       |                                                                          |
| Exercise # 2          |                                                                          |
| Design and impleme    | ent Half Adder Circuit on Bread board                                    |
| Exercise # 3          |                                                                          |
| Design and impleme    | ent Full Adder Circuit on Bread board                                    |
| Exercise # 4          |                                                                          |
| Design and impleme    | ent Half Subtractor Circuit on Bread board.                              |
|                       |                                                                          |
| Exercise # 5          |                                                                          |